2013-09-18 03:03:54 +00:00
|
|
|
/* armdefs.h -- ARMulator common definitions: ARM6 Instruction Emulator.
|
|
|
|
Copyright (C) 1994 Advanced RISC Machines Ltd.
|
|
|
|
|
|
|
|
This program is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 2 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
This program is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program; if not, write to the Free Software
|
|
|
|
Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. */
|
|
|
|
|
|
|
|
#ifndef _ARMDEFS_H_
|
|
|
|
#define _ARMDEFS_H_
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
#include <cerrno>
|
|
|
|
#include <csignal>
|
|
|
|
#include <cstdio>
|
|
|
|
#include <cstdlib>
|
|
|
|
#include <cstring>
|
|
|
|
#include <fcntl.h>
|
|
|
|
#include <sys/stat.h>
|
|
|
|
#include <sys/types.h>
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#include "arm_regformat.h"
|
2014-12-14 01:23:32 +00:00
|
|
|
#include "common/common_types.h"
|
2014-04-09 00:15:08 +00:00
|
|
|
#include "common/platform.h"
|
2014-12-14 01:23:32 +00:00
|
|
|
#include "core/arm/skyeye_common/armmmu.h"
|
2014-09-11 01:27:14 +00:00
|
|
|
#include "core/arm/skyeye_common/skyeye_defs.h"
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#if EMU_PLATFORM == PLATFORM_LINUX
|
2014-12-14 01:23:32 +00:00
|
|
|
#include <sys/time.h>
|
2013-09-18 03:03:54 +00:00
|
|
|
#include <unistd.h>
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if 0
|
|
|
|
#if 0
|
|
|
|
#define DIFF_STATE 1
|
|
|
|
#define __FOLLOW_MODE__ 0
|
|
|
|
#else
|
|
|
|
#define DIFF_STATE 0
|
|
|
|
#define __FOLLOW_MODE__ 1
|
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifndef FALSE
|
|
|
|
#define FALSE 0
|
|
|
|
#define TRUE 1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define LOW 0
|
|
|
|
#define HIGH 1
|
|
|
|
#define LOWHIGH 1
|
|
|
|
#define HIGHLOW 2
|
|
|
|
|
|
|
|
//#define DBCT_TEST_SPEED
|
2014-04-01 22:18:52 +00:00
|
|
|
#define DBCT_TEST_SPEED_SEC 10
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-04-01 22:18:52 +00:00
|
|
|
#define ARM_BYTE_TYPE 0
|
|
|
|
#define ARM_HALFWORD_TYPE 1
|
|
|
|
#define ARM_WORD_TYPE 2
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
//the define of cachetype
|
|
|
|
#define NONCACHE 0
|
|
|
|
#define DATACACHE 1
|
|
|
|
#define INSTCACHE 2
|
|
|
|
|
2015-01-05 14:10:59 +00:00
|
|
|
#define POS(i) ( (~(i)) >> 31 )
|
|
|
|
#define NEG(i) ( (i) >> 31 )
|
|
|
|
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifndef __STDC__
|
|
|
|
typedef char *VoidStar;
|
|
|
|
#endif
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
typedef u64 ARMdword; // must be 64 bits wide
|
|
|
|
typedef u32 ARMword; // must be 32 bits wide
|
|
|
|
typedef u16 ARMhword; // must be 16 bits wide
|
|
|
|
typedef u8 ARMbyte; // must be 8 bits wide
|
2013-09-18 03:03:54 +00:00
|
|
|
typedef struct ARMul_State ARMul_State;
|
|
|
|
typedef struct ARMul_io ARMul_io;
|
|
|
|
typedef struct ARMul_Energy ARMul_Energy;
|
|
|
|
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
typedef unsigned ARMul_CPInits(ARMul_State* state);
|
|
|
|
typedef unsigned ARMul_CPExits(ARMul_State* state);
|
|
|
|
typedef unsigned ARMul_LDCs(ARMul_State* state, unsigned type, ARMword instr, ARMword value);
|
|
|
|
typedef unsigned ARMul_STCs(ARMul_State* state, unsigned type, ARMword instr, ARMword* value);
|
|
|
|
typedef unsigned ARMul_MRCs(ARMul_State* state, unsigned type, ARMword instr, ARMword* value);
|
|
|
|
typedef unsigned ARMul_MCRs(ARMul_State* state, unsigned type, ARMword instr, ARMword value);
|
|
|
|
typedef unsigned ARMul_MRRCs(ARMul_State* state, unsigned type, ARMword instr, ARMword* value1, ARMword* value2);
|
|
|
|
typedef unsigned ARMul_MCRRs(ARMul_State* state, unsigned type, ARMword instr, ARMword value1, ARMword value2);
|
|
|
|
typedef unsigned ARMul_CDPs(ARMul_State* state, unsigned type, ARMword instr);
|
|
|
|
typedef unsigned ARMul_CPReads(ARMul_State* state, unsigned reg, ARMword* value);
|
|
|
|
typedef unsigned ARMul_CPWrites(ARMul_State* state, unsigned reg, ARMword value);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
|
|
|
|
//added by ksh,2004-3-5
|
|
|
|
struct ARMul_io
|
|
|
|
{
|
2014-12-14 01:23:32 +00:00
|
|
|
ARMword *instr; // to display the current interrupt state
|
|
|
|
ARMword *net_flag; // to judge if network is enabled
|
|
|
|
ARMword *net_int; // netcard interrupt
|
2014-04-01 22:18:52 +00:00
|
|
|
|
|
|
|
//ywc,2004-04-01
|
|
|
|
ARMword *ts_int;
|
|
|
|
ARMword *ts_is_enable;
|
|
|
|
ARMword *ts_addr_begin;
|
|
|
|
ARMword *ts_addr_end;
|
|
|
|
ARMword *ts_buffer;
|
2013-09-18 03:03:54 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/* added by ksh,2004-11-26,some energy profiling */
|
|
|
|
struct ARMul_Energy
|
|
|
|
{
|
2014-12-14 01:23:32 +00:00
|
|
|
int energy_prof; /* <tktan> BUG200103282109 : for energy profiling */
|
|
|
|
int enable_func_energy; /* <tktan> BUG200105181702 */
|
2014-04-01 22:18:52 +00:00
|
|
|
char *func_energy;
|
2014-12-14 01:23:32 +00:00
|
|
|
int func_display; /* <tktan> BUG200103311509 : for function call display */
|
2014-04-01 22:18:52 +00:00
|
|
|
int func_disp_start; /* <tktan> BUG200104191428 : to start func profiling */
|
2014-12-14 01:23:32 +00:00
|
|
|
char *start_func; /* <tktan> BUG200104191428 */
|
2014-04-01 22:18:52 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
FILE *outfile; /* <tktan> BUG200105201531 : direct console to file */
|
2014-04-01 22:18:52 +00:00
|
|
|
long long tcycle, pcycle;
|
|
|
|
float t_energy;
|
2014-12-14 01:23:32 +00:00
|
|
|
void *cur_task; /* <tktan> BUG200103291737 */
|
2014-04-01 22:18:52 +00:00
|
|
|
long long t_mem_cycle, t_idle_cycle, t_uart_cycle;
|
|
|
|
long long p_mem_cycle, p_idle_cycle, p_uart_cycle;
|
|
|
|
long long p_io_update_tcycle;
|
|
|
|
/*record CCCR,to get current core frequency */
|
|
|
|
ARMword cccr;
|
2013-09-18 03:03:54 +00:00
|
|
|
};
|
|
|
|
#if 0
|
|
|
|
#define MAX_BANK 8
|
|
|
|
#define MAX_STR 1024
|
|
|
|
|
|
|
|
typedef struct mem_bank
|
|
|
|
{
|
2014-12-14 01:23:32 +00:00
|
|
|
ARMword (*read_byte) (ARMul_State* state, ARMword addr);
|
|
|
|
void (*write_byte) (ARMul_State* state, ARMword addr, ARMword data);
|
|
|
|
ARMword (*read_halfword) (ARMul_State* state, ARMword addr);
|
|
|
|
void (*write_halfword) (ARMul_State* state, ARMword addr, ARMword data);
|
|
|
|
ARMword (*read_word) (ARMul_State* state, ARMword addr);
|
|
|
|
void (*write_word) (ARMul_State* state, ARMword addr, ARMword data);
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned int addr, len;
|
|
|
|
char filename[MAX_STR];
|
|
|
|
unsigned type; //chy 2003-09-21: maybe io,ram,rom
|
2013-09-18 03:03:54 +00:00
|
|
|
} mem_bank_t;
|
|
|
|
typedef struct
|
|
|
|
{
|
2014-04-01 22:18:52 +00:00
|
|
|
int bank_num;
|
|
|
|
int current_num; /*current num of bank */
|
|
|
|
mem_bank_t mem_banks[MAX_BANK];
|
2013-09-18 03:03:54 +00:00
|
|
|
} mem_config_t;
|
|
|
|
#endif
|
|
|
|
#define VFP_REG_NUM 64
|
|
|
|
struct ARMul_State
|
|
|
|
{
|
2014-12-14 01:23:32 +00:00
|
|
|
ARMword Emulate; /* to start and stop emulation */
|
|
|
|
unsigned EndCondition; /* reason for stopping */
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned ErrorCode; /* type of illegal instruction */
|
|
|
|
|
|
|
|
/* Order of the following register should not be modified */
|
2015-01-05 07:17:00 +00:00
|
|
|
ARMword Reg[16]; /* the current register file */
|
|
|
|
ARMword Cpsr; /* the current psr */
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword Spsr_copy;
|
|
|
|
ARMword phys_pc;
|
|
|
|
ARMword Reg_usr[2];
|
2015-01-05 07:17:00 +00:00
|
|
|
ARMword Reg_svc[2]; /* R13_SVC R14_SVC */
|
|
|
|
ARMword Reg_abort[2]; /* R13_ABORT R14_ABORT */
|
|
|
|
ARMword Reg_undef[2]; /* R13 UNDEF R14 UNDEF */
|
|
|
|
ARMword Reg_irq[2]; /* R13_IRQ R14_IRQ */
|
|
|
|
ARMword Reg_firq[7]; /* R8---R14 FIRQ */
|
|
|
|
ARMword Spsr[7]; /* the exception psr's */
|
|
|
|
ARMword Mode; /* the current mode */
|
|
|
|
ARMword Bank; /* the current register bank */
|
|
|
|
ARMword exclusive_tag; /* the address for which the local monitor is in exclusive access mode */
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword exclusive_state;
|
|
|
|
ARMword exclusive_result;
|
|
|
|
ARMword CP15[VFP_BASE - CP15_BASE];
|
|
|
|
ARMword VFP[3]; /* FPSID, FPSCR, and FPEXC */
|
|
|
|
/* VFPv2 and VFPv3-D16 has 16 doubleword registers (D0-D16 or S0-S31).
|
|
|
|
VFPv3-D32/ASIMD may have up to 32 doubleword registers (D0-D31),
|
|
|
|
and only 32 singleword registers are accessible (S0-S31). */
|
|
|
|
ARMword ExtReg[VFP_REG_NUM];
|
|
|
|
/* ---- End of the ordered registers ---- */
|
|
|
|
|
|
|
|
ARMword RegBank[7][16]; /* all the registers */
|
|
|
|
//chy:2003-08-19, used in arm xscale
|
|
|
|
/* 40 bit accumulator. We always keep this 64 bits wide,
|
|
|
|
and move only 40 bits out of it in an MRA insn. */
|
|
|
|
ARMdword Accumulator;
|
|
|
|
|
|
|
|
ARMword NFlag, ZFlag, CFlag, VFlag, IFFlags; /* dummy flags for speed */
|
2013-09-18 03:03:54 +00:00
|
|
|
unsigned long long int icounter, debug_icounter, kernel_icounter;
|
|
|
|
unsigned int shifter_carry_out;
|
|
|
|
//ARMword translate_pc;
|
|
|
|
|
2014-04-01 22:18:52 +00:00
|
|
|
/* add armv6 flags dyf:2010-08-09 */
|
2014-12-23 03:10:47 +00:00
|
|
|
ARMword GEFlag, EFlag, AFlag, QFlag;
|
2014-04-01 22:18:52 +00:00
|
|
|
//chy:2003-08-19, used in arm v5e|xscale
|
|
|
|
ARMword SFlag;
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef MODET
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword TFlag; /* Thumb state */
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword instr, pc, temp; /* saved register state */
|
|
|
|
ARMword loaded, decoded; /* saved pipeline state */
|
|
|
|
//chy 2006-04-12 for ICE breakpoint
|
|
|
|
ARMword loaded_addr, decoded_addr; /* saved pipeline state addr*/
|
|
|
|
unsigned int NumScycles, NumNcycles, NumIcycles, NumCcycles, NumFcycles; /* emulated cycles used */
|
|
|
|
unsigned long long NumInstrs; /* the number of instructions executed */
|
2014-05-17 15:59:18 +00:00
|
|
|
unsigned NumInstrsToExecute;
|
2014-07-23 23:16:40 +00:00
|
|
|
|
|
|
|
ARMword currentexaddr;
|
|
|
|
ARMword currentexval;
|
2014-12-13 06:24:03 +00:00
|
|
|
ARMword currentexvald;
|
2014-07-23 23:16:40 +00:00
|
|
|
ARMword servaddr;
|
|
|
|
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned NextInstr;
|
2014-12-14 01:23:32 +00:00
|
|
|
unsigned VectorCatch; /* caught exception mask */
|
|
|
|
unsigned CallDebug; /* set to call the debugger */
|
|
|
|
unsigned CanWatch; /* set by memory interface if its willing to suffer the
|
|
|
|
overhead of checking for watchpoints on each memory
|
|
|
|
access */
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned int StopHandle;
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
char *CommandLine; /* Command Line from ARMsd */
|
|
|
|
|
|
|
|
ARMul_CPInits *CPInit[16]; /* coprocessor initialisers */
|
|
|
|
ARMul_CPExits *CPExit[16]; /* coprocessor finalisers */
|
|
|
|
ARMul_LDCs *LDC[16]; /* LDC instruction */
|
|
|
|
ARMul_STCs *STC[16]; /* STC instruction */
|
|
|
|
ARMul_MRCs *MRC[16]; /* MRC instruction */
|
|
|
|
ARMul_MCRs *MCR[16]; /* MCR instruction */
|
|
|
|
ARMul_MRRCs *MRRC[16]; /* MRRC instruction */
|
|
|
|
ARMul_MCRRs *MCRR[16]; /* MCRR instruction */
|
|
|
|
ARMul_CDPs *CDP[16]; /* CDP instruction */
|
|
|
|
ARMul_CPReads *CPRead[16]; /* Read CP register */
|
|
|
|
ARMul_CPWrites *CPWrite[16]; /* Write CP register */
|
|
|
|
unsigned char *CPData[16]; /* Coprocessor data */
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned char const *CPRegWords[16]; /* map of coprocessor register sizes */
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
unsigned EventSet; /* the number of events in the queue */
|
|
|
|
unsigned int Now; /* time to the nearest cycle */
|
|
|
|
struct EventNode **EventPtr; /* the event list */
|
2014-04-01 22:18:52 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
unsigned Debug; /* show instructions as they are executed */
|
|
|
|
unsigned NresetSig; /* reset the processor */
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned NfiqSig;
|
|
|
|
unsigned NirqSig;
|
|
|
|
|
|
|
|
unsigned abortSig;
|
|
|
|
unsigned NtransSig;
|
|
|
|
unsigned bigendSig;
|
|
|
|
unsigned prog32Sig;
|
|
|
|
unsigned data32Sig;
|
|
|
|
unsigned syscallSig;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/* 2004-05-09 chy
|
|
|
|
----------------------------------------------------------
|
|
|
|
read ARM Architecture Reference Manual
|
|
|
|
2.6.5 Data Abort
|
|
|
|
There are three Abort Model in ARM arch.
|
|
|
|
|
|
|
|
Early Abort Model: used in some ARMv3 and earlier implementations. In this
|
|
|
|
model, base register wirteback occurred for LDC,LDM,STC,STM instructions, and
|
|
|
|
the base register was unchanged for all other instructions. (oldest)
|
|
|
|
|
|
|
|
Base Restored Abort Model: If a Data Abort occurs in an instruction which
|
|
|
|
specifies base register writeback, the value in the base register is
|
|
|
|
unchanged. (strongarm, xscale)
|
|
|
|
|
|
|
|
Base Updated Abort Model: If a Data Abort occurs in an instruction which
|
|
|
|
specifies base register writeback, the base register writeback still occurs.
|
|
|
|
(arm720T)
|
|
|
|
|
|
|
|
read PART B
|
|
|
|
chap2 The System Control Coprocessor CP15
|
|
|
|
2.4 Register1:control register
|
|
|
|
L(bit 6): in some ARMv3 and earlier implementations, the abort model of the
|
|
|
|
processor could be configured:
|
|
|
|
0=early Abort Model Selected(now obsolete)
|
|
|
|
1=Late Abort Model selceted(same as Base Updated Abort Model)
|
|
|
|
|
|
|
|
on later processors, this bit reads as 1 and ignores writes.
|
|
|
|
-------------------------------------------------------------
|
|
|
|
So, if lateabtSig=1, then it means Late Abort Model(Base Updated Abort Model)
|
|
|
|
if lateabtSig=0, then it means Base Restored Abort Model
|
|
|
|
*/
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned lateabtSig;
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
ARMword Vector; /* synthesize aborts in cycle modes */
|
|
|
|
ARMword Aborted; /* sticky flag for aborts */
|
|
|
|
ARMword Reseted; /* sticky flag for Reset */
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword Inted, LastInted; /* sticky flags for interrupts */
|
2014-12-14 01:23:32 +00:00
|
|
|
ARMword Base; /* extra hand for base writeback */
|
|
|
|
ARMword AbortAddr; /* to keep track of Prefetch aborts */
|
2014-04-01 22:18:52 +00:00
|
|
|
|
|
|
|
const struct Dbg_HostosInterface *hostif;
|
|
|
|
|
|
|
|
int verbose; /* non-zero means print various messages like the banner */
|
|
|
|
|
|
|
|
int mmu_inited;
|
|
|
|
//mem_state_t mem;
|
|
|
|
/*remove io_state to skyeye_mach_*.c files */
|
|
|
|
//io_state_t io;
|
|
|
|
/* point to a interrupt pending register. now for skyeye-ne2k.c
|
|
|
|
* later should move somewhere. e.g machine_config_t*/
|
|
|
|
|
|
|
|
|
|
|
|
//chy: 2003-08-11, for different arm core type
|
|
|
|
unsigned is_v4; /* Are we emulating a v4 architecture (or higher) ? */
|
|
|
|
unsigned is_v5; /* Are we emulating a v5 architecture ? */
|
2014-12-14 01:23:32 +00:00
|
|
|
unsigned is_v5e; /* Are we emulating a v5e architecture ? */
|
2014-04-01 22:18:52 +00:00
|
|
|
unsigned is_v6; /* Are we emulating a v6 architecture ? */
|
|
|
|
unsigned is_v7; /* Are we emulating a v7 architecture ? */
|
|
|
|
unsigned is_XScale; /* Are we emulating an XScale architecture ? */
|
|
|
|
unsigned is_iWMMXt; /* Are we emulating an iWMMXt co-processor ? */
|
|
|
|
unsigned is_ep9312; /* Are we emulating a Cirrus Maverick co-processor ? */
|
|
|
|
//chy 2005-09-19
|
|
|
|
unsigned is_pxa27x; /* Are we emulating a Intel PXA27x co-processor ? */
|
|
|
|
//chy: seems only used in xscale's CP14
|
2014-12-14 01:23:32 +00:00
|
|
|
unsigned int LastTime; /* Value of last call to ARMul_Time() */
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword CP14R0_CCD; /* used to count 64 clock cycles with CP14 R0 bit 3 set */
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
//added by ksh:for handle different machs io 2004-3-5
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMul_io mach_io;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
/*added by ksh,2004-11-26,some energy profiling*/
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMul_Energy energy;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
//teawater add for next_dis 2004.10.27-----------------------
|
2014-04-01 22:18:52 +00:00
|
|
|
int disassemble;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
|
|
|
|
//teawater add for arm2x86 2005.02.15-------------------------------------------
|
2014-04-01 22:18:52 +00:00
|
|
|
u32 trap;
|
|
|
|
u32 tea_break_addr;
|
|
|
|
u32 tea_break_ok;
|
|
|
|
int tea_pc;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
//teawater add for arm2x86 2005.07.05-------------------------------------------
|
2014-04-01 22:18:52 +00:00
|
|
|
//arm_arm A2-18
|
|
|
|
int abort_model; //0 Base Restored Abort Model, 1 the Early Abort Model, 2 Base Updated Abort Model
|
2014-12-14 01:23:32 +00:00
|
|
|
|
|
|
|
//teawater change for return if running tb dirty 2005.07.09---------------------
|
2014-04-01 22:18:52 +00:00
|
|
|
void *tb_now;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
|
|
|
|
//teawater add for record reg value to ./reg.txt 2005.07.10---------------------
|
2014-04-01 22:18:52 +00:00
|
|
|
FILE *tea_reg_fd;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
|
|
|
|
/*added by ksh in 2005-10-1*/
|
2014-04-01 22:18:52 +00:00
|
|
|
cpu_config_t *cpu;
|
|
|
|
//mem_config_t *mem_bank;
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
/* added LPC remap function */
|
2014-04-01 22:18:52 +00:00
|
|
|
int vector_remap_flag;
|
|
|
|
u32 vector_remap_addr;
|
|
|
|
u32 vector_remap_size;
|
|
|
|
|
|
|
|
u32 step;
|
|
|
|
u32 cycle;
|
|
|
|
int stop_simulator;
|
|
|
|
conf_object_t *dyncom_cpu;
|
2013-09-18 03:03:54 +00:00
|
|
|
//teawater add DBCT_TEST_SPEED 2005.10.04---------------------------------------
|
|
|
|
#ifdef DBCT_TEST_SPEED
|
2014-04-01 22:18:52 +00:00
|
|
|
uint64_t instr_count;
|
|
|
|
#endif //DBCT_TEST_SPEED
|
|
|
|
// FILE * state_log;
|
2013-09-18 03:03:54 +00:00
|
|
|
//diff log
|
|
|
|
//#if DIFF_STATE
|
2014-04-01 22:18:52 +00:00
|
|
|
FILE * state_log;
|
2013-09-18 03:03:54 +00:00
|
|
|
//#endif
|
2014-04-01 22:18:52 +00:00
|
|
|
/* monitored memory for exclusice access */
|
|
|
|
ARMword exclusive_tag_array[128];
|
|
|
|
/* 1 means exclusive access and 0 means open access */
|
|
|
|
ARMword exclusive_access_state;
|
|
|
|
|
|
|
|
memory_space_intf space;
|
|
|
|
u32 CurrInstr;
|
|
|
|
u32 last_pc; /* the last pc executed */
|
|
|
|
u32 last_instr; /* the last inst executed */
|
|
|
|
u32 WriteAddr[17];
|
|
|
|
u32 WriteData[17];
|
|
|
|
u32 WritePc[17];
|
|
|
|
u32 CurrWrite;
|
2013-09-18 03:03:54 +00:00
|
|
|
};
|
|
|
|
#define DIFF_WRITE 0
|
|
|
|
|
|
|
|
typedef ARMul_State arm_core_t;
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Types of ARM we know about *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2015-01-30 17:43:58 +00:00
|
|
|
enum {
|
|
|
|
ARM_Fix26_Prop = 0x01,
|
|
|
|
ARM_Nexec_Prop = 0x02,
|
|
|
|
ARM_Debug_Prop = 0x10,
|
|
|
|
ARM_Isync_Prop = ARM_Debug_Prop,
|
|
|
|
ARM_Lock_Prop = 0x20,
|
|
|
|
ARM_v4_Prop = 0x40,
|
|
|
|
ARM_v5_Prop = 0x80,
|
|
|
|
ARM_v6_Prop = 0xc0,
|
|
|
|
|
|
|
|
ARM_v5e_Prop = 0x100,
|
|
|
|
ARM_XScale_Prop = 0x200,
|
|
|
|
ARM_ep9312_Prop = 0x400,
|
|
|
|
ARM_iWMMXt_Prop = 0x800,
|
|
|
|
ARM_PXA27X_Prop = 0x1000,
|
|
|
|
ARM_v7_Prop = 0x2000,
|
|
|
|
|
|
|
|
// ARM2 family
|
|
|
|
ARM2 = ARM_Fix26_Prop,
|
|
|
|
ARM2as = ARM2,
|
|
|
|
ARM61 = ARM2,
|
|
|
|
ARM3 = ARM2,
|
|
|
|
|
|
|
|
// ARM6 family
|
|
|
|
ARM6 = ARM_Lock_Prop,
|
|
|
|
ARM60 = ARM6,
|
|
|
|
ARM600 = ARM6,
|
|
|
|
ARM610 = ARM6,
|
|
|
|
ARM620 = ARM6
|
|
|
|
};
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Macros to extract instruction fields *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-04-01 22:18:52 +00:00
|
|
|
#define BIT(n) ( (ARMword)(instr>>(n))&1) /* bit n of instruction */
|
|
|
|
#define BITS(m,n) ( (ARMword)(instr<<(31-(n))) >> ((31-(n))+(m)) ) /* bits m to n of instr */
|
|
|
|
#define TOPBITS(n) (instr >> (n)) /* bits 31 to n of instr */
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* The hardware vector addresses *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2015-01-30 17:43:58 +00:00
|
|
|
enum {
|
|
|
|
ARMResetV = 0,
|
|
|
|
ARMUndefinedInstrV = 4,
|
|
|
|
ARMSWIV = 8,
|
|
|
|
ARMPrefetchAbortV = 12,
|
|
|
|
ARMDataAbortV = 16,
|
|
|
|
ARMAddrExceptnV = 20,
|
|
|
|
ARMIRQV = 24,
|
|
|
|
ARMFIQV = 28,
|
|
|
|
ARMErrorV = 32, // This is an offset, not an address!
|
|
|
|
|
|
|
|
ARMul_ResetV = ARMResetV,
|
|
|
|
ARMul_UndefinedInstrV = ARMUndefinedInstrV,
|
|
|
|
ARMul_SWIV = ARMSWIV,
|
|
|
|
ARMul_PrefetchAbortV = ARMPrefetchAbortV,
|
|
|
|
ARMul_DataAbortV = ARMDataAbortV,
|
|
|
|
ARMul_AddrExceptnV = ARMAddrExceptnV,
|
|
|
|
ARMul_IRQV = ARMIRQV,
|
|
|
|
ARMul_FIQV = ARMFIQV
|
|
|
|
};
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Mode and Bank Constants *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2015-01-30 17:43:58 +00:00
|
|
|
enum {
|
|
|
|
USER26MODE = 0,
|
|
|
|
FIQ26MODE = 1,
|
|
|
|
IRQ26MODE = 2,
|
|
|
|
SVC26MODE = 3,
|
|
|
|
USER32MODE = 16,
|
|
|
|
FIQ32MODE = 17,
|
|
|
|
IRQ32MODE = 18,
|
|
|
|
SVC32MODE = 19,
|
|
|
|
ABORT32MODE = 23,
|
|
|
|
UNDEF32MODE = 27,
|
|
|
|
SYSTEM32MODE = 31
|
|
|
|
};
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#define ARM32BITMODE (state->Mode > 3)
|
|
|
|
#define ARM26BITMODE (state->Mode <= 3)
|
|
|
|
#define ARMMODE (state->Mode)
|
|
|
|
#define ARMul_MODEBITS 0x1fL
|
|
|
|
#define ARMul_MODE32BIT ARM32BITMODE
|
|
|
|
#define ARMul_MODE26BIT ARM26BITMODE
|
|
|
|
|
2015-01-30 17:43:58 +00:00
|
|
|
enum {
|
|
|
|
USERBANK = 0,
|
|
|
|
FIQBANK = 1,
|
|
|
|
IRQBANK = 2,
|
|
|
|
SVCBANK = 3,
|
|
|
|
ABORTBANK = 4,
|
|
|
|
UNDEFBANK = 5,
|
|
|
|
DUMMYBANK = 6,
|
|
|
|
SYSTEMBANK = USERBANK
|
|
|
|
};
|
|
|
|
|
2013-09-18 03:03:54 +00:00
|
|
|
#define BANK_CAN_ACCESS_SPSR(bank) \
|
|
|
|
((bank) != USERBANK && (bank) != SYSTEMBANK && (bank) != DUMMYBANK)
|
|
|
|
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things in the emulator *
|
|
|
|
\***************************************************************************/
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
2014-12-14 01:23:32 +00:00
|
|
|
extern void ARMul_EmulateInit();
|
|
|
|
extern void ARMul_Reset(ARMul_State* state);
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef __cplusplus
|
2014-04-01 22:18:52 +00:00
|
|
|
}
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMul_State *ARMul_NewState(ARMul_State* state);
|
|
|
|
extern ARMword ARMul_DoProg(ARMul_State* state);
|
|
|
|
extern ARMword ARMul_DoInstr(ARMul_State* state);
|
2013-09-18 03:03:54 +00:00
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things for event handling *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern void ARMul_ScheduleEvent(ARMul_State* state, unsigned int delay, unsigned(*func) ());
|
|
|
|
extern void ARMul_EnvokeEvent(ARMul_State* state);
|
|
|
|
extern unsigned int ARMul_Time(ARMul_State* state);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Useful support routines *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMword ARMul_GetReg (ARMul_State* state, unsigned mode, unsigned reg);
|
|
|
|
extern void ARMul_SetReg (ARMul_State* state, unsigned mode, unsigned reg, ARMword value);
|
|
|
|
extern ARMword ARMul_GetPC(ARMul_State* state);
|
|
|
|
extern ARMword ARMul_GetNextPC(ARMul_State* state);
|
|
|
|
extern void ARMul_SetPC(ARMul_State* state, ARMword value);
|
|
|
|
extern ARMword ARMul_GetR15(ARMul_State* state);
|
|
|
|
extern void ARMul_SetR15(ARMul_State* state, ARMword value);
|
|
|
|
|
|
|
|
extern ARMword ARMul_GetCPSR(ARMul_State* state);
|
|
|
|
extern void ARMul_SetCPSR(ARMul_State* state, ARMword value);
|
|
|
|
extern ARMword ARMul_GetSPSR(ARMul_State* state, ARMword mode);
|
|
|
|
extern void ARMul_SetSPSR(ARMul_State* state, ARMword mode, ARMword value);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things to handle aborts *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern void ARMul_Abort(ARMul_State* state, ARMword address);
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef MODET
|
2014-04-01 22:18:52 +00:00
|
|
|
#define ARMul_ABORTWORD (state->TFlag ? 0xefffdfff : 0xefffffff) /* SWI -1 */
|
2013-09-18 03:03:54 +00:00
|
|
|
#define ARMul_PREFETCHABORT(address) if (state->AbortAddr == 1) \
|
|
|
|
state->AbortAddr = (address & (state->TFlag ? ~1L : ~3L))
|
|
|
|
#else
|
2014-04-01 22:18:52 +00:00
|
|
|
#define ARMul_ABORTWORD 0xefffffff /* SWI -1 */
|
2013-09-18 03:03:54 +00:00
|
|
|
#define ARMul_PREFETCHABORT(address) if (state->AbortAddr == 1) \
|
|
|
|
state->AbortAddr = (address & ~3L)
|
|
|
|
#endif
|
|
|
|
#define ARMul_DATAABORT(address) state->abortSig = HIGH ; \
|
|
|
|
state->Aborted = ARMul_DataAbortV ;
|
|
|
|
#define ARMul_CLEARABORT state->abortSig = LOW
|
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things in the memory interface *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern unsigned ARMul_MemoryInit(ARMul_State* state, unsigned int initmemsize);
|
|
|
|
extern void ARMul_MemoryExit(ARMul_State* state);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMword ARMul_LoadInstrS(ARMul_State* state, ARMword address, ARMword isize);
|
|
|
|
extern ARMword ARMul_LoadInstrN(ARMul_State* state, ARMword address, ARMword isize);
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMword ARMul_ReLoadInstr(ARMul_State* state, ARMword address, ARMword isize);
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef __cplusplus
|
2014-04-01 22:18:52 +00:00
|
|
|
}
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMword ARMul_LoadWordS(ARMul_State* state, ARMword address);
|
|
|
|
extern ARMword ARMul_LoadWordN(ARMul_State* state, ARMword address);
|
|
|
|
extern ARMword ARMul_LoadHalfWord(ARMul_State* state, ARMword address);
|
|
|
|
extern ARMword ARMul_LoadByte(ARMul_State* state, ARMword address);
|
|
|
|
|
|
|
|
extern void ARMul_StoreWordS(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
extern void ARMul_StoreWordN(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
extern void ARMul_StoreHalfWord(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
extern void ARMul_StoreByte(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
|
|
|
|
extern ARMword ARMul_SwapWord(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
extern ARMword ARMul_SwapByte(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
|
|
|
|
extern void ARMul_Icycles(ARMul_State* state, unsigned number, ARMword address);
|
|
|
|
extern void ARMul_Ccycles(ARMul_State* state, unsigned number, ARMword address);
|
|
|
|
|
|
|
|
extern ARMword ARMul_ReadWord(ARMul_State* state, ARMword address);
|
|
|
|
extern ARMword ARMul_ReadByte(ARMul_State* state, ARMword address);
|
|
|
|
extern void ARMul_WriteWord(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
extern void ARMul_WriteByte(ARMul_State* state, ARMword address, ARMword data);
|
|
|
|
|
|
|
|
extern ARMword ARMul_MemAccess(ARMul_State* state, ARMword, ARMword,
|
2014-04-01 22:18:52 +00:00
|
|
|
ARMword, ARMword, ARMword, ARMword, ARMword,
|
|
|
|
ARMword, ARMword, ARMword);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things in the co-processor interface *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2015-01-30 17:43:58 +00:00
|
|
|
enum {
|
|
|
|
ARMul_FIRST = 0,
|
|
|
|
ARMul_TRANSFER = 1,
|
|
|
|
ARMul_BUSY = 2,
|
|
|
|
ARMul_DATA = 3,
|
|
|
|
ARMul_INTERRUPT = 4,
|
|
|
|
ARMul_DONE = 0,
|
|
|
|
ARMul_CANT = 1,
|
|
|
|
ARMul_INC = 3
|
|
|
|
};
|
|
|
|
|
|
|
|
enum {
|
|
|
|
ARMul_CP13_R0_FIQ = 0x1,
|
|
|
|
ARMul_CP13_R0_IRQ = 0x2,
|
|
|
|
ARMul_CP13_R8_PMUS = 0x1,
|
|
|
|
|
|
|
|
ARMul_CP14_R0_ENABLE = 0x0001,
|
|
|
|
ARMul_CP14_R0_CLKRST = 0x0004,
|
|
|
|
ARMul_CP14_R0_CCD = 0x0008,
|
|
|
|
ARMul_CP14_R0_INTEN0 = 0x0010,
|
|
|
|
ARMul_CP14_R0_INTEN1 = 0x0020,
|
|
|
|
ARMul_CP14_R0_INTEN2 = 0x0040,
|
|
|
|
ARMul_CP14_R0_FLAG0 = 0x0100,
|
|
|
|
ARMul_CP14_R0_FLAG1 = 0x0200,
|
|
|
|
ARMul_CP14_R0_FLAG2 = 0x0400,
|
|
|
|
ARMul_CP14_R10_MOE_IB = 0x0004,
|
|
|
|
ARMul_CP14_R10_MOE_DB = 0x0008,
|
|
|
|
ARMul_CP14_R10_MOE_BT = 0x000c,
|
|
|
|
ARMul_CP15_R1_ENDIAN = 0x0080,
|
|
|
|
ARMul_CP15_R1_ALIGN = 0x0002,
|
|
|
|
ARMul_CP15_R5_X = 0x0400,
|
|
|
|
ARMul_CP15_R5_ST_ALIGN = 0x0001,
|
|
|
|
ARMul_CP15_R5_IMPRE = 0x0406,
|
|
|
|
ARMul_CP15_R5_MMU_EXCPT = 0x0400,
|
|
|
|
ARMul_CP15_DBCON_M = 0x0100,
|
|
|
|
ARMul_CP15_DBCON_E1 = 0x000c,
|
|
|
|
ARMul_CP15_DBCON_E0 = 0x0003
|
|
|
|
};
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern unsigned ARMul_CoProInit(ARMul_State* state);
|
|
|
|
extern void ARMul_CoProExit(ARMul_State* state);
|
|
|
|
extern void ARMul_CoProAttach (ARMul_State* state, unsigned number,
|
|
|
|
ARMul_CPInits* init, ARMul_CPExits* exit,
|
|
|
|
ARMul_LDCs* ldc, ARMul_STCs* stc,
|
|
|
|
ARMul_MRCs* mrc, ARMul_MCRs* mcr,
|
|
|
|
ARMul_MRRCs* mrrc, ARMul_MCRRs* mcrr,
|
|
|
|
ARMul_CDPs* cdp,
|
|
|
|
ARMul_CPReads* read, ARMul_CPWrites* write);
|
|
|
|
extern void ARMul_CoProDetach(ARMul_State* state, unsigned number);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
/***************************************************************************\
|
|
|
|
* Definitons of things in the host environment *
|
|
|
|
\***************************************************************************/
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern unsigned ARMul_OSInit(ARMul_State* state);
|
|
|
|
extern void ARMul_OSExit(ARMul_State* state);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern unsigned ARMul_OSHandleSWI(ARMul_State* state, ARMword number);
|
2013-09-18 03:03:54 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern ARMword ARMul_OSLastErrorP(ARMul_State* state);
|
|
|
|
extern ARMword ARMul_Debug(ARMul_State* state, ARMword pc, ARMword instr);
|
|
|
|
extern unsigned ARMul_OSException(ARMul_State* state, ARMword vector, ARMword pc);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-10-23 03:20:01 +00:00
|
|
|
enum ConditionCode {
|
|
|
|
EQ = 0,
|
|
|
|
NE = 1,
|
|
|
|
CS = 2,
|
|
|
|
CC = 3,
|
|
|
|
MI = 4,
|
|
|
|
PL = 5,
|
|
|
|
VS = 6,
|
|
|
|
VC = 7,
|
|
|
|
HI = 8,
|
|
|
|
LS = 9,
|
|
|
|
GE = 10,
|
|
|
|
LT = 11,
|
|
|
|
GT = 12,
|
|
|
|
LE = 13,
|
|
|
|
AL = 14,
|
|
|
|
NV = 15,
|
|
|
|
};
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#ifndef NFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define NFLAG state->NFlag
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //NFLAG
|
|
|
|
|
|
|
|
#ifndef ZFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define ZFLAG state->ZFlag
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //ZFLAG
|
|
|
|
|
|
|
|
#ifndef CFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define CFLAG state->CFlag
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //CFLAG
|
|
|
|
|
|
|
|
#ifndef VFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define VFLAG state->VFlag
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //VFLAG
|
|
|
|
|
|
|
|
#ifndef IFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define IFLAG (state->IFFlags >> 1)
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //IFLAG
|
|
|
|
|
|
|
|
#ifndef FFLAG
|
2014-04-01 22:18:52 +00:00
|
|
|
#define FFLAG (state->IFFlags & 1)
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //FFLAG
|
|
|
|
|
|
|
|
#ifndef IFFLAGS
|
2014-04-01 22:18:52 +00:00
|
|
|
#define IFFLAGS state->IFFlags
|
2013-09-18 03:03:54 +00:00
|
|
|
#endif //VFLAG
|
|
|
|
|
|
|
|
#define SKYEYE_OUTREGS(fd) { fprintf ((fd), "R %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,C %x,S %x,%x,%x,%x,%x,%x,%x,M %x,B %x,E %x,I %x,P %x,T %x,L %x,D %x,",\
|
|
|
|
state->Reg[0],state->Reg[1],state->Reg[2],state->Reg[3], \
|
|
|
|
state->Reg[4],state->Reg[5],state->Reg[6],state->Reg[7], \
|
|
|
|
state->Reg[8],state->Reg[9],state->Reg[10],state->Reg[11], \
|
|
|
|
state->Reg[12],state->Reg[13],state->Reg[14],state->Reg[15], \
|
2014-12-14 01:23:32 +00:00
|
|
|
state->Cpsr, state->Spsr[0], state->Spsr[1], state->Spsr[2],\
|
2013-09-18 03:03:54 +00:00
|
|
|
state->Spsr[3],state->Spsr[4], state->Spsr[5], state->Spsr[6],\
|
2014-12-14 01:23:32 +00:00
|
|
|
state->Mode,state->Bank,state->ErrorCode,state->instr,state->pc,\
|
|
|
|
state->temp,state->loaded,state->decoded);}
|
2013-09-18 03:03:54 +00:00
|
|
|
|
|
|
|
#define SKYEYE_OUTMOREREGS(fd) { fprintf ((fd),"\
|
|
|
|
RUs %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,\
|
|
|
|
RF %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,\
|
|
|
|
RI %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,\
|
|
|
|
RS %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,\
|
|
|
|
RA %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,\
|
|
|
|
RUn %x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x,%x\n",\
|
|
|
|
state->RegBank[0][0],state->RegBank[0][1],state->RegBank[0][2],state->RegBank[0][3], \
|
|
|
|
state->RegBank[0][4],state->RegBank[0][5],state->RegBank[0][6],state->RegBank[0][7], \
|
|
|
|
state->RegBank[0][8],state->RegBank[0][9],state->RegBank[0][10],state->RegBank[0][11], \
|
|
|
|
state->RegBank[0][12],state->RegBank[0][13],state->RegBank[0][14],state->RegBank[0][15], \
|
|
|
|
state->RegBank[1][0],state->RegBank[1][1],state->RegBank[1][2],state->RegBank[1][3], \
|
|
|
|
state->RegBank[1][4],state->RegBank[1][5],state->RegBank[1][6],state->RegBank[1][7], \
|
|
|
|
state->RegBank[1][8],state->RegBank[1][9],state->RegBank[1][10],state->RegBank[1][11], \
|
|
|
|
state->RegBank[1][12],state->RegBank[1][13],state->RegBank[1][14],state->RegBank[1][15], \
|
|
|
|
state->RegBank[2][0],state->RegBank[2][1],state->RegBank[2][2],state->RegBank[2][3], \
|
|
|
|
state->RegBank[2][4],state->RegBank[2][5],state->RegBank[2][6],state->RegBank[2][7], \
|
|
|
|
state->RegBank[2][8],state->RegBank[2][9],state->RegBank[2][10],state->RegBank[2][11], \
|
|
|
|
state->RegBank[2][12],state->RegBank[2][13],state->RegBank[2][14],state->RegBank[2][15], \
|
|
|
|
state->RegBank[3][0],state->RegBank[3][1],state->RegBank[3][2],state->RegBank[3][3], \
|
|
|
|
state->RegBank[3][4],state->RegBank[3][5],state->RegBank[3][6],state->RegBank[3][7], \
|
|
|
|
state->RegBank[3][8],state->RegBank[3][9],state->RegBank[3][10],state->RegBank[3][11], \
|
|
|
|
state->RegBank[3][12],state->RegBank[3][13],state->RegBank[3][14],state->RegBank[3][15], \
|
|
|
|
state->RegBank[4][0],state->RegBank[4][1],state->RegBank[4][2],state->RegBank[4][3], \
|
|
|
|
state->RegBank[4][4],state->RegBank[4][5],state->RegBank[4][6],state->RegBank[4][7], \
|
|
|
|
state->RegBank[4][8],state->RegBank[4][9],state->RegBank[4][10],state->RegBank[4][11], \
|
|
|
|
state->RegBank[4][12],state->RegBank[4][13],state->RegBank[4][14],state->RegBank[4][15], \
|
|
|
|
state->RegBank[5][0],state->RegBank[5][1],state->RegBank[5][2],state->RegBank[5][3], \
|
|
|
|
state->RegBank[5][4],state->RegBank[5][5],state->RegBank[5][6],state->RegBank[5][7], \
|
|
|
|
state->RegBank[5][8],state->RegBank[5][9],state->RegBank[5][10],state->RegBank[5][11], \
|
|
|
|
state->RegBank[5][12],state->RegBank[5][13],state->RegBank[5][14],state->RegBank[5][15] \
|
2014-04-01 22:18:52 +00:00
|
|
|
);}
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2015-01-05 14:10:59 +00:00
|
|
|
extern bool AddOverflow(ARMword, ARMword, ARMword);
|
|
|
|
extern bool SubOverflow(ARMword, ARMword, ARMword);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2014-12-14 01:23:32 +00:00
|
|
|
extern void ARMul_UndefInstr(ARMul_State*, ARMword);
|
|
|
|
extern void ARMul_FixCPSR(ARMul_State*, ARMword, ARMword);
|
|
|
|
extern void ARMul_FixSPSR(ARMul_State*, ARMword, ARMword);
|
|
|
|
extern void ARMul_ConsolePrint(ARMul_State*, const char*, ...);
|
|
|
|
extern void ARMul_SelectProcessor(ARMul_State*, unsigned);
|
2013-09-18 03:03:54 +00:00
|
|
|
|
2015-01-12 05:01:46 +00:00
|
|
|
extern u32 AddWithCarry(u32, u32, u32, bool*, bool*);
|
2015-01-02 23:21:45 +00:00
|
|
|
extern bool ARMul_AddOverflowQ(ARMword, ARMword);
|
|
|
|
|
2014-12-29 05:49:10 +00:00
|
|
|
extern u8 ARMul_SignedSaturatedAdd8(u8, u8);
|
|
|
|
extern u8 ARMul_SignedSaturatedSub8(u8, u8);
|
|
|
|
extern u16 ARMul_SignedSaturatedAdd16(u16, u16);
|
|
|
|
extern u16 ARMul_SignedSaturatedSub16(u16, u16);
|
|
|
|
|
2014-12-27 22:24:34 +00:00
|
|
|
extern u8 ARMul_UnsignedSaturatedAdd8(u8, u8);
|
|
|
|
extern u16 ARMul_UnsignedSaturatedAdd16(u16, u16);
|
|
|
|
extern u8 ARMul_UnsignedSaturatedSub8(u8, u8);
|
|
|
|
extern u16 ARMul_UnsignedSaturatedSub16(u16, u16);
|
2014-12-28 17:40:51 +00:00
|
|
|
extern u8 ARMul_UnsignedAbsoluteDifference(u8, u8);
|
2014-12-30 03:15:15 +00:00
|
|
|
extern u32 ARMul_SignedSatQ(s32, u8, bool*);
|
|
|
|
extern u32 ARMul_UnsignedSatQ(s32, u8, bool*);
|
2014-12-27 22:24:34 +00:00
|
|
|
|
2013-09-18 03:03:54 +00:00
|
|
|
#define DIFF_LOG 0
|
|
|
|
#define SAVE_LOG 0
|
|
|
|
|
|
|
|
#endif /* _ARMDEFS_H_ */
|