2021-02-06 02:11:23 +00:00
|
|
|
// Copyright 2021 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#pragma once
|
|
|
|
|
2021-02-08 05:54:35 +00:00
|
|
|
#include <sirit/sirit.h>
|
|
|
|
|
|
|
|
#include "common/common_types.h"
|
2021-02-16 07:10:22 +00:00
|
|
|
#include "shader_recompiler/backend/spirv/emit_context.h"
|
2021-02-06 02:11:23 +00:00
|
|
|
#include "shader_recompiler/frontend/ir/microinstruction.h"
|
|
|
|
#include "shader_recompiler/frontend/ir/program.h"
|
2021-02-20 06:30:13 +00:00
|
|
|
#include "shader_recompiler/profile.h"
|
2021-02-06 02:11:23 +00:00
|
|
|
|
|
|
|
namespace Shader::Backend::SPIRV {
|
|
|
|
|
2021-03-27 06:08:31 +00:00
|
|
|
[[nodiscard]] std::vector<u32> EmitSPIRV(const Profile& profile, IR::Program& program,
|
|
|
|
u32& binding);
|
2021-02-08 05:54:35 +00:00
|
|
|
|
2021-02-17 03:59:28 +00:00
|
|
|
// Microinstruction emitters
|
|
|
|
Id EmitPhi(EmitContext& ctx, IR::Inst* inst);
|
|
|
|
void EmitVoid(EmitContext& ctx);
|
|
|
|
Id EmitIdentity(EmitContext& ctx, const IR::Value& value);
|
2021-03-19 22:28:31 +00:00
|
|
|
void EmitBranch(EmitContext& ctx, Id label);
|
|
|
|
void EmitBranchConditional(EmitContext& ctx, Id condition, Id true_label, Id false_label);
|
|
|
|
void EmitLoopMerge(EmitContext& ctx, Id merge_label, Id continue_label);
|
|
|
|
void EmitSelectionMerge(EmitContext& ctx, Id merge_label);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitReturn(EmitContext& ctx);
|
2021-03-27 21:30:24 +00:00
|
|
|
void EmitUnreachable(EmitContext& ctx);
|
2021-03-19 22:28:31 +00:00
|
|
|
void EmitDemoteToHelperInvocation(EmitContext& ctx, Id continue_label);
|
2021-04-04 06:04:48 +00:00
|
|
|
void EmitBarrier(EmitContext& ctx);
|
2021-04-02 23:48:39 +00:00
|
|
|
void EmitMemoryBarrierWorkgroupLevel(EmitContext& ctx);
|
|
|
|
void EmitMemoryBarrierDeviceLevel(EmitContext& ctx);
|
|
|
|
void EmitMemoryBarrierSystemLevel(EmitContext& ctx);
|
2021-03-24 04:33:45 +00:00
|
|
|
void EmitPrologue(EmitContext& ctx);
|
|
|
|
void EmitEpilogue(EmitContext& ctx);
|
2021-04-12 22:41:22 +00:00
|
|
|
void EmitEmitVertex(EmitContext& ctx, const IR::Value& stream);
|
|
|
|
void EmitEndPrimitive(EmitContext& ctx, const IR::Value& stream);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitGetRegister(EmitContext& ctx);
|
|
|
|
void EmitSetRegister(EmitContext& ctx);
|
|
|
|
void EmitGetPred(EmitContext& ctx);
|
|
|
|
void EmitSetPred(EmitContext& ctx);
|
|
|
|
void EmitSetGotoVariable(EmitContext& ctx);
|
|
|
|
void EmitGetGotoVariable(EmitContext& ctx);
|
2021-03-27 21:30:24 +00:00
|
|
|
void EmitSetIndirectBranchVariable(EmitContext& ctx);
|
|
|
|
void EmitGetIndirectBranchVariable(EmitContext& ctx);
|
2021-03-09 20:14:57 +00:00
|
|
|
Id EmitGetCbufU8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitGetCbufS8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitGetCbufU16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitGetCbufS16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitGetCbufU32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitGetCbufF32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
2021-04-04 05:31:09 +00:00
|
|
|
Id EmitGetCbufU32x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
2021-04-12 22:41:22 +00:00
|
|
|
Id EmitGetAttribute(EmitContext& ctx, IR::Attribute attr, Id vertex);
|
|
|
|
void EmitSetAttribute(EmitContext& ctx, IR::Attribute attr, Id value, Id vertex);
|
|
|
|
Id EmitGetAttributeIndexed(EmitContext& ctx, Id offset, Id vertex);
|
|
|
|
void EmitSetAttributeIndexed(EmitContext& ctx, Id offset, Id value, Id vertex);
|
2021-04-16 01:46:11 +00:00
|
|
|
Id EmitGetPatch(EmitContext& ctx, IR::Patch patch);
|
|
|
|
void EmitSetPatch(EmitContext& ctx, IR::Patch patch, Id value);
|
2021-03-19 22:28:31 +00:00
|
|
|
void EmitSetFragColor(EmitContext& ctx, u32 index, u32 component, Id value);
|
2021-04-16 21:47:26 +00:00
|
|
|
void EmitSetSampleMask(EmitContext& ctx, Id value);
|
2021-03-19 22:28:31 +00:00
|
|
|
void EmitSetFragDepth(EmitContext& ctx, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitGetZFlag(EmitContext& ctx);
|
|
|
|
void EmitGetSFlag(EmitContext& ctx);
|
|
|
|
void EmitGetCFlag(EmitContext& ctx);
|
|
|
|
void EmitGetOFlag(EmitContext& ctx);
|
|
|
|
void EmitSetZFlag(EmitContext& ctx);
|
|
|
|
void EmitSetSFlag(EmitContext& ctx);
|
|
|
|
void EmitSetCFlag(EmitContext& ctx);
|
|
|
|
void EmitSetOFlag(EmitContext& ctx);
|
|
|
|
Id EmitWorkgroupId(EmitContext& ctx);
|
|
|
|
Id EmitLocalInvocationId(EmitContext& ctx);
|
2021-04-16 01:46:11 +00:00
|
|
|
Id EmitInvocationId(EmitContext& ctx);
|
2021-04-16 20:22:59 +00:00
|
|
|
Id EmitSampleId(EmitContext& ctx);
|
2021-04-11 22:16:12 +00:00
|
|
|
Id EmitIsHelperInvocation(EmitContext& ctx);
|
2021-03-28 22:53:34 +00:00
|
|
|
Id EmitLoadLocal(EmitContext& ctx, Id word_offset);
|
|
|
|
void EmitWriteLocal(EmitContext& ctx, Id word_offset, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitUndefU1(EmitContext& ctx);
|
|
|
|
Id EmitUndefU8(EmitContext& ctx);
|
|
|
|
Id EmitUndefU16(EmitContext& ctx);
|
|
|
|
Id EmitUndefU32(EmitContext& ctx);
|
|
|
|
Id EmitUndefU64(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobalU8(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobalS8(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobalU16(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobalS16(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobal32(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobal64(EmitContext& ctx);
|
|
|
|
void EmitLoadGlobal128(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobalU8(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobalS8(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobalU16(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobalS16(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobal32(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobal64(EmitContext& ctx);
|
|
|
|
void EmitWriteGlobal128(EmitContext& ctx);
|
2021-04-13 08:32:21 +00:00
|
|
|
Id EmitLoadStorageU8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitLoadStorageS8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitLoadStorageU16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitLoadStorageS16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitLoadStorage32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
2021-03-20 22:11:56 +00:00
|
|
|
Id EmitLoadStorage64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
|
|
|
Id EmitLoadStorage128(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset);
|
2021-04-13 08:32:21 +00:00
|
|
|
void EmitWriteStorageU8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
void EmitWriteStorageS8(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
void EmitWriteStorageU16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
void EmitWriteStorageS16(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitWriteStorage32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
2021-02-19 21:10:18 +00:00
|
|
|
void EmitWriteStorage64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
void EmitWriteStorage128(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
2021-03-28 22:53:34 +00:00
|
|
|
Id EmitLoadSharedU8(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedS8(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedU16(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedS16(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedU32(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedU64(EmitContext& ctx, Id offset);
|
|
|
|
Id EmitLoadSharedU128(EmitContext& ctx, Id offset);
|
|
|
|
void EmitWriteSharedU8(EmitContext& ctx, Id offset, Id value);
|
|
|
|
void EmitWriteSharedU16(EmitContext& ctx, Id offset, Id value);
|
|
|
|
void EmitWriteSharedU32(EmitContext& ctx, Id offset, Id value);
|
|
|
|
void EmitWriteSharedU64(EmitContext& ctx, Id offset, Id value);
|
|
|
|
void EmitWriteSharedU128(EmitContext& ctx, Id offset, Id value);
|
2021-03-26 19:46:07 +00:00
|
|
|
Id EmitCompositeConstructU32x2(EmitContext& ctx, Id e1, Id e2);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitCompositeConstructU32x3(EmitContext& ctx, Id e1, Id e2, Id e3);
|
|
|
|
Id EmitCompositeConstructU32x4(EmitContext& ctx, Id e1, Id e2, Id e3, Id e4);
|
|
|
|
Id EmitCompositeExtractU32x2(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractU32x3(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractU32x4(EmitContext& ctx, Id composite, u32 index);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeInsertU32x2(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertU32x3(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertU32x4(EmitContext& ctx, Id composite, Id object, u32 index);
|
2021-03-26 19:46:07 +00:00
|
|
|
Id EmitCompositeConstructF16x2(EmitContext& ctx, Id e1, Id e2);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeConstructF16x3(EmitContext& ctx, Id e1, Id e2, Id e3);
|
|
|
|
Id EmitCompositeConstructF16x4(EmitContext& ctx, Id e1, Id e2, Id e3, Id e4);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitCompositeExtractF16x2(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractF16x3(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractF16x4(EmitContext& ctx, Id composite, u32 index);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeInsertF16x2(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF16x3(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF16x4(EmitContext& ctx, Id composite, Id object, u32 index);
|
2021-03-26 19:46:07 +00:00
|
|
|
Id EmitCompositeConstructF32x2(EmitContext& ctx, Id e1, Id e2);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeConstructF32x3(EmitContext& ctx, Id e1, Id e2, Id e3);
|
|
|
|
Id EmitCompositeConstructF32x4(EmitContext& ctx, Id e1, Id e2, Id e3, Id e4);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitCompositeExtractF32x2(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractF32x3(EmitContext& ctx, Id composite, u32 index);
|
|
|
|
Id EmitCompositeExtractF32x4(EmitContext& ctx, Id composite, u32 index);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeInsertF32x2(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF32x3(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF32x4(EmitContext& ctx, Id composite, Id object, u32 index);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitCompositeConstructF64x2(EmitContext& ctx);
|
|
|
|
void EmitCompositeConstructF64x3(EmitContext& ctx);
|
|
|
|
void EmitCompositeConstructF64x4(EmitContext& ctx);
|
|
|
|
void EmitCompositeExtractF64x2(EmitContext& ctx);
|
|
|
|
void EmitCompositeExtractF64x3(EmitContext& ctx);
|
|
|
|
void EmitCompositeExtractF64x4(EmitContext& ctx);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitCompositeInsertF64x2(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF64x3(EmitContext& ctx, Id composite, Id object, u32 index);
|
|
|
|
Id EmitCompositeInsertF64x4(EmitContext& ctx, Id composite, Id object, u32 index);
|
2021-03-08 03:01:22 +00:00
|
|
|
Id EmitSelectU1(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
2021-02-23 01:59:16 +00:00
|
|
|
Id EmitSelectU8(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
|
|
|
Id EmitSelectU16(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
|
|
|
Id EmitSelectU32(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
|
|
|
Id EmitSelectU64(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
|
|
|
Id EmitSelectF16(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
|
|
|
Id EmitSelectF32(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
2021-03-21 23:28:37 +00:00
|
|
|
Id EmitSelectF64(EmitContext& ctx, Id cond, Id true_value, Id false_value);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitBitCastU16F16(EmitContext& ctx);
|
|
|
|
Id EmitBitCastU32F32(EmitContext& ctx, Id value);
|
|
|
|
void EmitBitCastU64F64(EmitContext& ctx);
|
|
|
|
void EmitBitCastF16U16(EmitContext& ctx);
|
|
|
|
Id EmitBitCastF32U32(EmitContext& ctx, Id value);
|
|
|
|
void EmitBitCastF64U64(EmitContext& ctx);
|
2021-03-05 06:15:16 +00:00
|
|
|
Id EmitPackUint2x32(EmitContext& ctx, Id value);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitUnpackUint2x32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitPackFloat2x16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitUnpackFloat2x16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitPackHalf2x16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitUnpackHalf2x16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitPackDouble2x32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitUnpackDouble2x32(EmitContext& ctx, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
void EmitGetZeroFromOp(EmitContext& ctx);
|
|
|
|
void EmitGetSignFromOp(EmitContext& ctx);
|
|
|
|
void EmitGetCarryFromOp(EmitContext& ctx);
|
|
|
|
void EmitGetOverflowFromOp(EmitContext& ctx);
|
2021-03-08 21:31:53 +00:00
|
|
|
void EmitGetSparseFromOp(EmitContext& ctx);
|
2021-03-25 15:31:37 +00:00
|
|
|
void EmitGetInBoundsFromOp(EmitContext& ctx);
|
2021-02-21 20:50:14 +00:00
|
|
|
Id EmitFPAbs16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPAbs32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPAbs64(EmitContext& ctx, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitFPAdd16(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitFPAdd32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitFPAdd64(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitFPFma16(EmitContext& ctx, IR::Inst* inst, Id a, Id b, Id c);
|
|
|
|
Id EmitFPFma32(EmitContext& ctx, IR::Inst* inst, Id a, Id b, Id c);
|
|
|
|
Id EmitFPFma64(EmitContext& ctx, IR::Inst* inst, Id a, Id b, Id c);
|
2021-03-14 06:23:56 +00:00
|
|
|
Id EmitFPMax32(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitFPMax64(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitFPMin32(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitFPMin64(EmitContext& ctx, Id a, Id b);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitFPMul16(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitFPMul32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitFPMul64(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
2021-02-21 20:50:14 +00:00
|
|
|
Id EmitFPNeg16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPNeg32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPNeg64(EmitContext& ctx, Id value);
|
2021-02-23 01:59:16 +00:00
|
|
|
Id EmitFPSin(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPCos(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPExp2(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPLog2(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRecip32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRecip64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRecipSqrt32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRecipSqrt64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPSqrt(EmitContext& ctx, Id value);
|
2021-02-21 20:50:14 +00:00
|
|
|
Id EmitFPSaturate16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPSaturate32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPSaturate64(EmitContext& ctx, Id value);
|
2021-03-23 23:02:30 +00:00
|
|
|
Id EmitFPClamp16(EmitContext& ctx, Id value, Id min_value, Id max_value);
|
|
|
|
Id EmitFPClamp32(EmitContext& ctx, Id value, Id min_value, Id max_value);
|
|
|
|
Id EmitFPClamp64(EmitContext& ctx, Id value, Id min_value, Id max_value);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitFPRoundEven16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRoundEven32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPRoundEven64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPFloor16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPFloor32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPFloor64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPCeil16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPCeil32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPCeil64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPTrunc16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPTrunc32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFPTrunc64(EmitContext& ctx, Id value);
|
2021-02-23 01:59:16 +00:00
|
|
|
Id EmitFPOrdEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdNotEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdNotEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdNotEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordNotEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordNotEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordNotEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThan16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThan32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThan64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThan16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThan32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThan64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThan16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThan32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThan64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThan16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThan32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThan64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThanEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThanEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdLessThanEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThanEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThanEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordLessThanEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThanEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThanEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPOrdGreaterThanEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThanEqual16(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThanEqual32(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitFPUnordGreaterThanEqual64(EmitContext& ctx, Id lhs, Id rhs);
|
2021-03-21 03:42:56 +00:00
|
|
|
Id EmitFPIsNan16(EmitContext& ctx, Id value);
|
2021-03-11 03:42:17 +00:00
|
|
|
Id EmitFPIsNan32(EmitContext& ctx, Id value);
|
2021-03-21 03:42:56 +00:00
|
|
|
Id EmitFPIsNan64(EmitContext& ctx, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitIAdd32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
void EmitIAdd64(EmitContext& ctx);
|
|
|
|
Id EmitISub32(EmitContext& ctx, Id a, Id b);
|
|
|
|
void EmitISub64(EmitContext& ctx);
|
|
|
|
Id EmitIMul32(EmitContext& ctx, Id a, Id b);
|
2021-02-22 05:45:50 +00:00
|
|
|
Id EmitINeg32(EmitContext& ctx, Id value);
|
2021-03-05 06:15:16 +00:00
|
|
|
Id EmitINeg64(EmitContext& ctx, Id value);
|
2021-02-22 05:45:50 +00:00
|
|
|
Id EmitIAbs32(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitIAbs64(EmitContext& ctx, Id value);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitShiftLeftLogical32(EmitContext& ctx, Id base, Id shift);
|
2021-03-07 19:48:03 +00:00
|
|
|
Id EmitShiftLeftLogical64(EmitContext& ctx, Id base, Id shift);
|
|
|
|
Id EmitShiftRightLogical32(EmitContext& ctx, Id base, Id shift);
|
|
|
|
Id EmitShiftRightLogical64(EmitContext& ctx, Id base, Id shift);
|
|
|
|
Id EmitShiftRightArithmetic32(EmitContext& ctx, Id base, Id shift);
|
|
|
|
Id EmitShiftRightArithmetic64(EmitContext& ctx, Id base, Id shift);
|
2021-04-11 22:16:47 +00:00
|
|
|
Id EmitBitwiseAnd32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitBitwiseOr32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
|
|
|
Id EmitBitwiseXor32(EmitContext& ctx, IR::Inst* inst, Id a, Id b);
|
2021-02-23 07:46:39 +00:00
|
|
|
Id EmitBitFieldInsert(EmitContext& ctx, Id base, Id insert, Id offset, Id count);
|
2021-03-29 01:33:52 +00:00
|
|
|
Id EmitBitFieldSExtract(EmitContext& ctx, IR::Inst* inst, Id base, Id offset, Id count);
|
2021-03-08 03:01:22 +00:00
|
|
|
Id EmitBitFieldUExtract(EmitContext& ctx, IR::Inst* inst, Id base, Id offset, Id count);
|
2021-02-25 05:46:40 +00:00
|
|
|
Id EmitBitReverse32(EmitContext& ctx, Id value);
|
2021-02-27 02:41:46 +00:00
|
|
|
Id EmitBitCount32(EmitContext& ctx, Id value);
|
2021-03-01 20:58:16 +00:00
|
|
|
Id EmitBitwiseNot32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFindSMsb32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitFindUMsb32(EmitContext& ctx, Id value);
|
2021-03-01 04:33:53 +00:00
|
|
|
Id EmitSMin32(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitUMin32(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitSMax32(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitUMax32(EmitContext& ctx, Id a, Id b);
|
2021-03-29 01:33:52 +00:00
|
|
|
Id EmitSClamp32(EmitContext& ctx, IR::Inst* inst, Id value, Id min, Id max);
|
|
|
|
Id EmitUClamp32(EmitContext& ctx, IR::Inst* inst, Id value, Id min, Id max);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitSLessThan(EmitContext& ctx, Id lhs, Id rhs);
|
2021-02-21 20:50:14 +00:00
|
|
|
Id EmitULessThan(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitIEqual(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitSLessThanEqual(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitULessThanEqual(EmitContext& ctx, Id lhs, Id rhs);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitSGreaterThan(EmitContext& ctx, Id lhs, Id rhs);
|
2021-02-21 20:50:14 +00:00
|
|
|
Id EmitUGreaterThan(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitINotEqual(EmitContext& ctx, Id lhs, Id rhs);
|
|
|
|
Id EmitSGreaterThanEqual(EmitContext& ctx, Id lhs, Id rhs);
|
2021-02-17 03:59:28 +00:00
|
|
|
Id EmitUGreaterThanEqual(EmitContext& ctx, Id lhs, Id rhs);
|
2021-04-11 06:07:02 +00:00
|
|
|
Id EmitSharedAtomicIAdd32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicSMin32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicUMin32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicSMax32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicUMax32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicInc32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicDec32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicAnd32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicOr32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicXor32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicExchange32(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitSharedAtomicExchange64(EmitContext& ctx, Id pointer_offset, Id value);
|
|
|
|
Id EmitStorageAtomicIAdd32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicSMin32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicUMin32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicSMax32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicUMax32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicInc32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicDec32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicAnd32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicOr32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicXor32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicExchange32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicIAdd64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicSMin64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicUMin64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicSMax64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicUMax64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicAnd64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicOr64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicXor64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicExchange64(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicAddF32(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicAddF16x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicAddF32x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicMinF16x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicMinF32x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicMaxF16x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitStorageAtomicMaxF32x2(EmitContext& ctx, const IR::Value& binding, const IR::Value& offset,
|
|
|
|
Id value);
|
|
|
|
Id EmitGlobalAtomicIAdd32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicSMin32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicUMin32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicSMax32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicUMax32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicInc32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicDec32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicAnd32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicOr32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicXor32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicExchange32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicIAdd64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicSMin64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicUMin64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicSMax64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicUMax64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicInc64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicDec64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicAnd64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicOr64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicXor64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicExchange64(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicAddF32(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicAddF16x2(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicAddF32x2(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicMinF16x2(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicMinF32x2(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicMaxF16x2(EmitContext& ctx);
|
|
|
|
Id EmitGlobalAtomicMaxF32x2(EmitContext& ctx);
|
2021-02-22 02:42:38 +00:00
|
|
|
Id EmitLogicalOr(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitLogicalAnd(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitLogicalXor(EmitContext& ctx, Id a, Id b);
|
|
|
|
Id EmitLogicalNot(EmitContext& ctx, Id value);
|
2021-02-19 21:10:18 +00:00
|
|
|
Id EmitConvertS16F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS16F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS16F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS32F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS32F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS32F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS64F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS64F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertS64F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU16F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU16F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU16F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU32F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU32F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU32F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU64F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU64F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU64F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU64U32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertU32U64(EmitContext& ctx, Id value);
|
2021-03-03 06:07:19 +00:00
|
|
|
Id EmitConvertF16F32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32F16(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32F64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF64F32(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF16S8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF16S16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF16S32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF16S64(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF16U8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF16U16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF16U32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF16U64(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF32S8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32S16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF32S32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32S64(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF32U8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32U16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF32U32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF32U64(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF64S8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF64S16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF64S32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF64S64(EmitContext& ctx, Id value);
|
2021-03-20 08:04:12 +00:00
|
|
|
Id EmitConvertF64U8(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF64U16(EmitContext& ctx, Id value);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitConvertF64U32(EmitContext& ctx, Id value);
|
|
|
|
Id EmitConvertF64U64(EmitContext& ctx, Id value);
|
|
|
|
Id EmitBindlessImageSampleImplicitLod(EmitContext&);
|
|
|
|
Id EmitBindlessImageSampleExplicitLod(EmitContext&);
|
|
|
|
Id EmitBindlessImageSampleDrefImplicitLod(EmitContext&);
|
|
|
|
Id EmitBindlessImageSampleDrefExplicitLod(EmitContext&);
|
2021-03-24 22:41:55 +00:00
|
|
|
Id EmitBindlessImageGather(EmitContext&);
|
|
|
|
Id EmitBindlessImageGatherDref(EmitContext&);
|
2021-03-26 18:24:50 +00:00
|
|
|
Id EmitBindlessImageFetch(EmitContext&);
|
2021-03-26 21:45:38 +00:00
|
|
|
Id EmitBindlessImageQueryDimensions(EmitContext&);
|
2021-03-28 17:47:52 +00:00
|
|
|
Id EmitBindlessImageQueryLod(EmitContext&);
|
2021-03-29 00:00:43 +00:00
|
|
|
Id EmitBindlessImageGradient(EmitContext&);
|
2021-04-09 04:45:39 +00:00
|
|
|
Id EmitBindlessImageRead(EmitContext&);
|
|
|
|
Id EmitBindlessImageWrite(EmitContext&);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitBoundImageSampleImplicitLod(EmitContext&);
|
|
|
|
Id EmitBoundImageSampleExplicitLod(EmitContext&);
|
|
|
|
Id EmitBoundImageSampleDrefImplicitLod(EmitContext&);
|
|
|
|
Id EmitBoundImageSampleDrefExplicitLod(EmitContext&);
|
2021-03-24 22:41:55 +00:00
|
|
|
Id EmitBoundImageGather(EmitContext&);
|
|
|
|
Id EmitBoundImageGatherDref(EmitContext&);
|
2021-03-26 18:24:50 +00:00
|
|
|
Id EmitBoundImageFetch(EmitContext&);
|
2021-03-26 21:45:38 +00:00
|
|
|
Id EmitBoundImageQueryDimensions(EmitContext&);
|
2021-03-28 17:47:52 +00:00
|
|
|
Id EmitBoundImageQueryLod(EmitContext&);
|
2021-03-29 00:00:43 +00:00
|
|
|
Id EmitBoundImageGradient(EmitContext&);
|
2021-04-09 04:45:39 +00:00
|
|
|
Id EmitBoundImageRead(EmitContext&);
|
|
|
|
Id EmitBoundImageWrite(EmitContext&);
|
2021-03-08 21:31:53 +00:00
|
|
|
Id EmitImageSampleImplicitLod(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords,
|
|
|
|
Id bias_lc, Id offset);
|
|
|
|
Id EmitImageSampleExplicitLod(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords,
|
|
|
|
Id lod_lc, Id offset);
|
|
|
|
Id EmitImageSampleDrefImplicitLod(EmitContext& ctx, IR::Inst* inst, const IR::Value& index,
|
|
|
|
Id coords, Id dref, Id bias_lc, Id offset);
|
|
|
|
Id EmitImageSampleDrefExplicitLod(EmitContext& ctx, IR::Inst* inst, const IR::Value& index,
|
|
|
|
Id coords, Id dref, Id lod_lc, Id offset);
|
2021-03-26 19:46:07 +00:00
|
|
|
Id EmitImageGather(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords,
|
|
|
|
const IR::Value& offset, const IR::Value& offset2);
|
2021-03-24 22:41:55 +00:00
|
|
|
Id EmitImageGatherDref(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords,
|
2021-03-26 19:46:07 +00:00
|
|
|
const IR::Value& offset, const IR::Value& offset2, Id dref);
|
2021-03-26 18:24:50 +00:00
|
|
|
Id EmitImageFetch(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords, Id offset,
|
|
|
|
Id lod, Id ms);
|
2021-03-26 21:45:38 +00:00
|
|
|
Id EmitImageQueryDimensions(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id lod);
|
2021-03-28 17:47:52 +00:00
|
|
|
Id EmitImageQueryLod(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords);
|
2021-03-29 00:00:43 +00:00
|
|
|
Id EmitImageGradient(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords,
|
|
|
|
Id derivates, Id offset, Id lod_clamp);
|
2021-04-09 04:45:39 +00:00
|
|
|
Id EmitImageRead(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords);
|
|
|
|
void EmitImageWrite(EmitContext& ctx, IR::Inst* inst, const IR::Value& index, Id coords, Id color);
|
2021-04-11 05:22:20 +00:00
|
|
|
Id EmitLaneId(EmitContext& ctx);
|
2021-03-24 00:27:17 +00:00
|
|
|
Id EmitVoteAll(EmitContext& ctx, Id pred);
|
|
|
|
Id EmitVoteAny(EmitContext& ctx, Id pred);
|
|
|
|
Id EmitVoteEqual(EmitContext& ctx, Id pred);
|
|
|
|
Id EmitSubgroupBallot(EmitContext& ctx, Id pred);
|
2021-04-04 08:17:17 +00:00
|
|
|
Id EmitSubgroupEqMask(EmitContext& ctx);
|
|
|
|
Id EmitSubgroupLtMask(EmitContext& ctx);
|
|
|
|
Id EmitSubgroupLeMask(EmitContext& ctx);
|
|
|
|
Id EmitSubgroupGtMask(EmitContext& ctx);
|
|
|
|
Id EmitSubgroupGeMask(EmitContext& ctx);
|
2021-03-25 15:31:37 +00:00
|
|
|
Id EmitShuffleIndex(EmitContext& ctx, IR::Inst* inst, Id value, Id index, Id clamp,
|
|
|
|
Id segmentation_mask);
|
|
|
|
Id EmitShuffleUp(EmitContext& ctx, IR::Inst* inst, Id value, Id index, Id clamp,
|
|
|
|
Id segmentation_mask);
|
|
|
|
Id EmitShuffleDown(EmitContext& ctx, IR::Inst* inst, Id value, Id index, Id clamp,
|
|
|
|
Id segmentation_mask);
|
|
|
|
Id EmitShuffleButterfly(EmitContext& ctx, IR::Inst* inst, Id value, Id index, Id clamp,
|
|
|
|
Id segmentation_mask);
|
2021-03-29 02:23:45 +00:00
|
|
|
Id EmitFSwizzleAdd(EmitContext& ctx, Id op_a, Id op_b, Id swizzle);
|
2021-02-06 02:11:23 +00:00
|
|
|
|
|
|
|
} // namespace Shader::Backend::SPIRV
|