2018-12-20 22:09:21 +00:00
|
|
|
// Copyright 2018 yuzu Emulator Project
|
|
|
|
// Licensed under GPLv2 or any later version
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
#include "common/assert.h"
|
|
|
|
#include "common/common_types.h"
|
|
|
|
#include "video_core/engines/shader_bytecode.h"
|
|
|
|
#include "video_core/shader/shader_ir.h"
|
|
|
|
|
|
|
|
namespace VideoCommon::Shader {
|
|
|
|
|
|
|
|
using Tegra::Shader::Instruction;
|
|
|
|
using Tegra::Shader::OpCode;
|
|
|
|
|
2018-12-28 23:00:36 +00:00
|
|
|
u32 ShaderIR::DecodeBfi(BasicBlock& bb, const BasicBlock& code, u32 pc) {
|
2018-12-20 22:09:21 +00:00
|
|
|
const Instruction instr = {program_code[pc]};
|
|
|
|
const auto opcode = OpCode::Decode(instr);
|
|
|
|
|
2018-12-17 20:09:23 +00:00
|
|
|
const auto [base, packed_shift] = [&]() -> std::tuple<Node, Node> {
|
|
|
|
switch (opcode->get().GetId()) {
|
|
|
|
case OpCode::Id::BFI_IMM_R:
|
|
|
|
return {GetRegister(instr.gpr39), Immediate(instr.alu.GetSignedImm20_20())};
|
|
|
|
default:
|
|
|
|
UNREACHABLE();
|
2018-12-21 21:47:22 +00:00
|
|
|
return {Immediate(0), Immediate(0)};
|
2018-12-17 20:09:23 +00:00
|
|
|
}
|
|
|
|
}();
|
|
|
|
const Node insert = GetRegister(instr.gpr8);
|
2018-12-26 05:58:47 +00:00
|
|
|
const Node offset = BitfieldExtract(packed_shift, 0, 8);
|
|
|
|
const Node bits = BitfieldExtract(packed_shift, 8, 8);
|
2018-12-17 20:09:23 +00:00
|
|
|
|
|
|
|
const Node value =
|
|
|
|
Operation(OperationCode::UBitfieldInsert, PRECISE, base, insert, offset, bits);
|
2018-12-27 19:50:36 +00:00
|
|
|
|
|
|
|
SetInternalFlagsFromInteger(bb, value, instr.generates_cc);
|
2018-12-17 20:09:23 +00:00
|
|
|
SetRegister(bb, instr.gpr0, value);
|
2018-12-20 22:09:21 +00:00
|
|
|
|
|
|
|
return pc;
|
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace VideoCommon::Shader
|