2014-04-08 23:15:46 +00:00
|
|
|
// Copyright 2014 Citra Emulator Project
|
2014-12-17 05:38:14 +00:00
|
|
|
// Licensed under GPLv2 or any later version
|
2014-04-08 23:15:46 +00:00
|
|
|
// Refer to the license.txt file included.
|
2014-04-05 03:02:59 +00:00
|
|
|
|
2014-04-09 00:15:08 +00:00
|
|
|
#include "common/common_types.h"
|
|
|
|
|
|
|
|
#include "core/hw/hw.h"
|
2014-05-17 20:50:33 +00:00
|
|
|
#include "core/hw/gpu.h"
|
2014-04-05 03:02:59 +00:00
|
|
|
|
|
|
|
namespace HW {
|
|
|
|
|
2014-04-18 03:43:55 +00:00
|
|
|
enum {
|
2014-04-26 18:21:40 +00:00
|
|
|
VADDR_HASH = 0x1EC01000,
|
|
|
|
VADDR_CSND = 0x1EC03000,
|
|
|
|
VADDR_DSP = 0x1EC40000,
|
|
|
|
VADDR_PDN = 0x1EC41000,
|
|
|
|
VADDR_CODEC = 0x1EC41000,
|
|
|
|
VADDR_SPI = 0x1EC42000,
|
|
|
|
VADDR_SPI_2 = 0x1EC43000, // Only used under TWL_FIRM?
|
|
|
|
VADDR_I2C = 0x1EC44000,
|
|
|
|
VADDR_CODEC_2 = 0x1EC45000,
|
|
|
|
VADDR_HID = 0x1EC46000,
|
|
|
|
VADDR_PAD = 0x1EC46000,
|
|
|
|
VADDR_PTM = 0x1EC46000,
|
|
|
|
VADDR_GPIO = 0x1EC47000,
|
|
|
|
VADDR_I2C_2 = 0x1EC48000,
|
|
|
|
VADDR_SPI_3 = 0x1EC60000,
|
|
|
|
VADDR_I2C_3 = 0x1EC61000,
|
|
|
|
VADDR_MIC = 0x1EC62000,
|
|
|
|
VADDR_PXI = 0x1EC63000, // 0xFFFD2000
|
|
|
|
//VADDR_NTRCARD
|
|
|
|
VADDR_CDMA = 0xFFFDA000, // CoreLink DMA-330? Info
|
|
|
|
VADDR_DSP_2 = 0x1ED03000,
|
|
|
|
VADDR_HASH_2 = 0x1EE01000,
|
2014-05-17 20:50:33 +00:00
|
|
|
VADDR_GPU = 0x1EF00000,
|
2014-04-18 03:43:55 +00:00
|
|
|
};
|
|
|
|
|
2014-04-05 03:02:59 +00:00
|
|
|
template <typename T>
|
|
|
|
inline void Read(T &var, const u32 addr) {
|
2014-04-18 03:43:55 +00:00
|
|
|
switch (addr & 0xFFFFF000) {
|
2014-11-19 08:49:13 +00:00
|
|
|
|
2014-05-17 20:50:33 +00:00
|
|
|
case VADDR_GPU:
|
|
|
|
GPU::Read(var, addr);
|
2014-04-18 03:43:55 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(HW_Memory, "unknown Read%lu @ 0x%08X", sizeof(var) * 8, addr);
|
2014-04-18 03:43:55 +00:00
|
|
|
}
|
2014-04-05 03:02:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
template <typename T>
|
|
|
|
inline void Write(u32 addr, const T data) {
|
2014-04-18 03:43:55 +00:00
|
|
|
switch (addr & 0xFFFFF000) {
|
2014-11-19 08:49:13 +00:00
|
|
|
|
2014-05-17 20:50:33 +00:00
|
|
|
case VADDR_GPU:
|
|
|
|
GPU::Write(addr, data);
|
2014-04-18 03:43:55 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
default:
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_ERROR(HW_Memory, "unknown Write%lu 0x%08X @ 0x%08X", sizeof(data) * 8, (u32)data, addr);
|
2014-04-18 03:43:55 +00:00
|
|
|
}
|
2014-04-05 03:02:59 +00:00
|
|
|
}
|
|
|
|
|
2014-04-05 04:01:07 +00:00
|
|
|
// Explicitly instantiate template functions because we aren't defining this in the header:
|
|
|
|
|
|
|
|
template void Read<u64>(u64 &var, const u32 addr);
|
|
|
|
template void Read<u32>(u32 &var, const u32 addr);
|
|
|
|
template void Read<u16>(u16 &var, const u32 addr);
|
|
|
|
template void Read<u8>(u8 &var, const u32 addr);
|
|
|
|
|
2014-04-13 03:32:04 +00:00
|
|
|
template void Write<u64>(u32 addr, const u64 data);
|
|
|
|
template void Write<u32>(u32 addr, const u32 data);
|
|
|
|
template void Write<u16>(u32 addr, const u16 data);
|
|
|
|
template void Write<u8>(u32 addr, const u8 data);
|
2014-04-05 03:02:59 +00:00
|
|
|
|
2014-04-05 05:24:14 +00:00
|
|
|
/// Update hardware
|
|
|
|
void Update() {
|
2014-05-17 20:50:33 +00:00
|
|
|
GPU::Update();
|
2014-04-05 05:24:14 +00:00
|
|
|
}
|
|
|
|
|
2014-04-05 04:01:07 +00:00
|
|
|
/// Initialize hardware
|
2014-04-05 03:02:59 +00:00
|
|
|
void Init() {
|
2014-05-17 20:50:33 +00:00
|
|
|
GPU::Init();
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_DEBUG(HW, "initialized OK");
|
2014-04-05 03:02:59 +00:00
|
|
|
}
|
|
|
|
|
2014-04-05 04:01:07 +00:00
|
|
|
/// Shutdown hardware
|
2014-04-05 03:02:59 +00:00
|
|
|
void Shutdown() {
|
2014-12-06 01:53:49 +00:00
|
|
|
LOG_DEBUG(HW, "shutdown OK");
|
2014-04-05 03:02:59 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
}
|